Scholze et al. 2011 | Scholze, S., Eisenreich, H., Höppner, S., Ellguth, G., Henker, S., Ander, M., Hänzsche, S., Partzsch, J., Mayr, C. and Schüffny, R. | A 32 GBit/s communication SoC for a waferscale neuromorphic system | Integration, the VLSI Journal (Elsevier) (2011) 45(1): 61-75, doi:10.1016/j.vlsi.2011.05.003 |
|
Scholze et al. 2011b | Scholze, S., Schiefer, S., Partzsch, J., Hartmann, S., Mayr, C., Höppner, S., Eisenreich, H., Henker, S., Vogginger, B. and Schüffny, R. | VLSI implementation of a 2.8 Gevent/s packet based AER interface with routing and event sorting functionality | Frontiers in Neuromorphic Engineering (2011) 5:117 doi:10.3389/fnins.2011.00117 |
|
Vogginger et al. 2015 | Vogginger, B., Schüffny, R., Lansner, A., Cederström, L., Partzsch, J. and Höppner, S. | Reducing the computational footprint for real-time BCPNN learning | Front. Neurosci. (2015) 9:2 doi:10.3389/fnins.2015.00002 |
abstract, fulltext |